diff --git a/cad/surelog/Makefile b/cad/surelog/Makefile index 2d7ce93e7c70..59ef019a9398 100644 --- a/cad/surelog/Makefile +++ b/cad/surelog/Makefile @@ -1,70 +1,70 @@ PORTNAME= surelog DISTVERSIONPREFIX= v -DISTVERSION= 1.72 +DISTVERSION= 1.73 CATEGORIES= cad MAINTAINER= yuri@FreeBSD.org COMMENT= SystemVerilog 2017 Pre-processor, Parser, Elaborator, etc WWW= https://github.com/chipsalliance/Surelog LICENSE= APACHE20 LICENSE_FILE= ${WRKSRC}/LICENSE BROKEN_aarch64= compilation fails: Creating OVM precompiled package... Segmentation fault (core dumped) # update to the current revision might help but it has C++ errors BROKEN_armv6= compilation fails: Creating OVM precompiled package... libunwind: personality function returned unknown result 5 BROKEN_i386= compilation fails: conversion function cannot be redeclared, see https://github.com/chipsalliance/Surelog/issues/3206 BUILD_DEPENDS= utf8cpp>0:devel/utf8cpp \ ${PYTHON_PKGNAMEPREFIX}orderedmultidict>0:devel/py-orderedmultidict@${PY_FLAVOR} LIB_DEPENDS= libcapnp.so:devel/capnproto \ libuhdm.so:cad/uhdm USES= cmake:testing compiler:c++17-lang localbase:ldflags tcl:86,build USE_JAVA= 17 # Java selection fails in cmake when Java 11 is also installed, see https://gitlab.kitware.com/cmake/cmake/-/issues/24674 USE_LDCONFIG= ${PREFIX}/lib ${PREFIX}/lib/surelog JAVA_BUILD= yes JAVA_RUN= no USE_GITHUB= yes GH_ACCOUNT= chipsalliance GH_PROJECT= Surelog GH_TUPLE= alainmarcel:antlr4:a27cf84:antlr4/third_party/antlr4 \ - google:googletest:9fce548:googletest/third_party/googletest + google:googletest:460ae98:googletest/third_party/googletest CMAKE_ON= BUILD_SHARED_LIBS SURELOG_USE_HOST_UHDM CMAKE_OFF= SURELOG_BUILD_TESTS CMAKE_ARGS= -DFREEBSD_JAVA_VERSION=${USE_JAVA} \ -DPython3_EXECUTABLE=${PYTHON_CMD} CMAKE_TESTING_ON= SURELOG_BUILD_TESTS # 2 tests fail, see https://github.com/chipsalliance/Surelog/issues/3545 CMAKE_TESTING_TARGET= UnitTests BINARY_ALIAS= python3=${PYTHON_CMD} tclsh=${TCLSH} CONFLICTS_BUILD= openjdk8 openjdk11 openjdk18 openjdk19 OPTIONS_DEFINE= PYTHON TCMALLOC OPTIONS_DEFAULT= PYTHON TCMALLOC # should be the same TCMALLOC default as in cad/yosys, cad/uhdm because surelog's lib is used in the yosys plugin cad/yosys-systemverilog OPTIONS_SUB= yes PYTHON_USES= python PYTHON_USES_OFF= python:build PYTHON_BUILD_DEPENDS= swig:devel/swig PYTHON_CMAKE_BOOL= SURELOG_WITH_PYTHON PYTHON_CMAKE_ON= -DFREEBSD_PYTHON_DISTVERSION=${PYTHON_DISTVERSION} TCMALLOC_CMAKE_BOOL= SURELOG_WITH_TCMALLOC TCMALLOC_LIB_DEPENDS= libtcmalloc.so:devel/google-perftools PORTSCOUT= limit:^.*[0-9]\.[0-9] # prevent tags like 'show' post-install: # workaround for https://github.com/chipsalliance/Surelog/issues/3596 @${RMDIR} \ ${STAGEDIR}${DATADIR}/pkg/work \ ${STAGEDIR}${DATADIR}/pkg \ ${STAGEDIR}${DATADIR} post-test: cd ${BUILD_WRKSRC} && ctest .include diff --git a/cad/surelog/distinfo b/cad/surelog/distinfo index 0ca0a1b95379..2e5522ed0b36 100644 --- a/cad/surelog/distinfo +++ b/cad/surelog/distinfo @@ -1,7 +1,7 @@ -TIMESTAMP = 1692553661 -SHA256 (chipsalliance-Surelog-v1.72_GH0.tar.gz) = 0dbeb15ddbd10b76a328a0e7b0be696049f88669f75b48b484a297a8cdf5a360 -SIZE (chipsalliance-Surelog-v1.72_GH0.tar.gz) = 92628556 +TIMESTAMP = 1692899826 +SHA256 (chipsalliance-Surelog-v1.73_GH0.tar.gz) = 765e328afd18dd3e6b7f79f02b9cb16c282cc0630f9ba7ffdde1cb25b854f316 +SIZE (chipsalliance-Surelog-v1.73_GH0.tar.gz) = 92671300 SHA256 (alainmarcel-antlr4-a27cf84_GH0.tar.gz) = f1d2636c219d2fa9faad1672739e409d6a9a78ac1495a911ae2a5e43bd5194d1 SIZE (alainmarcel-antlr4-a27cf84_GH0.tar.gz) = 4205182 -SHA256 (google-googletest-9fce548_GH0.tar.gz) = 1e3db2e6e7530174c56171ffd46ec422464dd866672f08a48ae8eea64f53cff3 -SIZE (google-googletest-9fce548_GH0.tar.gz) = 867964 +SHA256 (google-googletest-460ae98_GH0.tar.gz) = 24bd93d3b1676bfe43616d54f380d57210fec35e67820856646320769878defc +SIZE (google-googletest-460ae98_GH0.tar.gz) = 867908